Go to file
brice.boisson 0a032b36b0 Add: test command readme 2023-11-25 19:46:58 +09:00
rtl Add: test from gcc 2023-11-20 22:20:42 +09:00
scripts Fix: clean environment between two test 2023-11-24 19:47:36 +09:00
sim Add: new make way enabling multiple asm generated test 2023-11-22 11:35:08 +09:00
tb Fix: divide by 4 on entry test too 2023-11-25 19:38:14 +09:00
.gitignore Add: begining bubble sort test | Fix: branch and imm value extension 2023-10-25 11:07:19 +09:00
Makefile Add: new make way enabling multiple asm generated test 2023-11-22 11:35:08 +09:00
README.md Add: test command readme 2023-11-25 19:46:58 +09:00

README.md

RISC-V Verilog

This project is an educative project with the goal to implement a basic RISC-V CPU in Verilog for an educative purpose.

This CPU will implement the RV32I ISA, with the following goals:

  • Single cycle RISC-V RVI32I CPU
  • Multi cycle CPU
  • Pipelining
  • (Bonus) RISC-V privileged ISA

How to Run the Test

Use the command :
make TARGET=<test_bench>-<sub_test>

With test_bench among the listed test bench in the tb directory and sub_test a source code file in the tb/test_source_code/tb_<test_bench> directory. make TARGET=risc_v_cpu-test

You can remove the dash and sub_test argument to run only the non source code based test. make TARGET=risc_v_cpu

Or use all as a sub_test to run all test associated to a test_bench. make TARGET=risc_v_cpu-all